

# SystemC Verification Strategy

## **Test and Verification Solutions**

Delivering Tailored Solutions for Hardware Verification and Software Testing



# **Agenda**

- Verifying SystemC hardware designs
- What is an "Advanced Verification Strategy"?
- Advanced test benches
  - Structure
  - Features

# Objectives for SystemC Models

## Architectural Modelling

- Investigate potential architectures
- For example, performance modelling

## Software Development

- Allow early development of software
  - In parallel to hardware development
  - Need to model to software visible state

## Hardware Design Language

- Write the design in SystemC
- EDA tool flow from SystemC to Gate netlist



# Verification Strategies for SystemC

## Architectural Modelling

Need to verify accuracy of model

## Software Development

Need to verify accuracy of model

## Hardware Design Language

- Need a full verification strategy in place
- This is the topic of this talk

# An Advanced Verification Strategy

| DUT Specification |                                    |
|-------------------|------------------------------------|
|                   | Requirements Understanding         |
|                   | Feature Extraction                 |
|                   | Feature List Delivery              |
|                   | Test Bench Architecture            |
|                   | Driver, Basic Sequencer & Test     |
|                   | Monitor & Basic Protocol Checker   |
|                   | Scoreboard (if required)           |
|                   | Protocol Functional Coverage Model |
|                   | Full Sequences and Tests           |
|                   | Complete Protocol Checkers         |
| Signoff           |                                    |

### Structure of an Advanced Testbench



#### Some Features of an Advanced Testbench

- Base class for verification components such as
  - driver, sequence, sequencer, monitor, scoreboard, environment, test case
- Functional coverage library
- Factory class for registering component
- Configuration class for configuring Test bench
- Verbosity Control of messages
- Default sequence support
- On time Randomization
- Raise Objection and Drop Objection
- Timeout mechanism
  - From test case, we can override timeout value.



# TVS SystemC Verification Environment

#### Development Environment

SystemC and C++

#### CRAVE library

Used for the randomization

#### TVM Function Coverage library

- Generates functional coverage in xml format
- Can have multiple cover groups in single instance
- Supports Conditional Coverage
- Have support for Exclude or Include cross bins by specific cover bin scope specific or bin specific
- Supports Transition Bins (one series of transition) and Auto Bins

#### TVM library

The TVM library is the methodology is same as that of UVM Library with less features

#### GTKWAVE

Waveform viewing.

#### LCOV & GCOV

Code coverage (generating the output in html format)

#### asureSign

TVS verification management tool



# **CRAVE Library**

- An advanced constrained random verification (CRV) environment for SystemC
- Overcomes the following deficiencies of CRV via SystemC Verification Library (SCV):
  - Poor dynamic constraint support, hence no control of constraint effects at run-time
  - No constraint specification for dynamic data-structures
  - Low usability when specifying constraints for composed data structures
  - Poor information in case of over-constraining
  - Limits in complexity of constraints, since constraint-solving is based on Binary Decision Diagrams (BDDs) only



#### How CRAVE addresses SCV limitations

New constraint specification API

Dynamic constraints and data structures

Improved usability

Parallel constraint-solving

# Sample CRAVE Constraints

### A basic Constrained Random packet

```
struct packet: public rand obj
 randv< unsigned int > src addr;
 randv< sc uint<16> > dest addr;
packet() : src_addr(this), dest_addr(this) {
constraint(src addr() <= 0xFFFF);</pre>
constraint("diff", src_addr() != dest_addr());
soft constraint(dest addr() % 4 == 0);
```

# Sample CRAVE Constraints

## An inherited packet

```
struct packet1 : public packet {
  randv< char > data;
  packet1() : data(this) {
  constraint('a' <= data() && data() <= 'z');
  constraint(dest_addr() % 2 == 1);
  }
  };</pre>
```

# **TVM Function Coverage library**

## To support hardware verification by C++ and SystemC

#### Features:

- Generates functional coverage in xml format
- Can have multiple cover groups in single instance
- Supports Conditional Coverage
- Have support for Exclude or Include cross bins by specific cover bin scope specific or bin specific
- Supports Transition Bins (one series of transition), Auto Bins
- Can cross up-to 4 cover points

# **TVM Function Coverage library**



# Sample Code - Coverpoints

```
COVER_POINT_ST(ADDR)

BINS(aa,"[0:2]")

BINS(xx,"[3:5]")

IGNORE_BINS(bb,"(6,7)")

ILLEGAL_BINS(cc,"[7:8]")

TRANSITION(tx1,1,2)

COVER_POINT_END
```

```
COVER_POINT_ST(DATA)

BINS(dd,"[0:3]")

IGNORE_BINS(ee,"[5:6]")

ILLEGAL_BINS(ff,"a1")

TRANSITION(tx2,3,1)

COVER_POINT_END
```



# Sample Code - Coverpoints

```
COVER_POINT_ST(NCP)

AUTO_BINS(gg)

COVER_POINT_END
```

```
CROSS_COVERPOINT(ADDR_DATA) // create class for this INVALID_CROSS_BINS(4,"ADDR","(0,2)","DATA","(0,1,2)") // values passed here must already be in the valid bins CROSS_COVERPOINT_END
```

```
CROSS_COVERPOINT(ADDR_DATA_NCP) // create class for this VALID_CROSS(3,"ADDR.aa","DATA.dd","NCP.gg")
CROSS_COVERPOINT_END
```



# **TVM library**

- TVM provides the best framework to achieve coverage-driven verification (CDV)
- TVM testbench components:
  - Transaction
  - Driver (BFM)
  - Sequencer
  - Monitor
  - Agent
  - Environment (env)

# Developing reusable verification components for TVM library

- Modelling Data Items for Generation
- Transaction-Level Components
- Creating the Driver
- Creating the Sequencer
- Creating the Monitor
- Instantiating Components
- Creating the Agent
- Creating the Environment
- Enabling Scenario Creation
- Managing End of Test
- Implementing Checks and Coverage



#### **GTKWAVE**

- Analysis tool used to perform debugging on Verilog or VHDL
- Not intended to be run interactively with simulation
- Relies on a post-mortem approach through the use of dump files
- Supports various dump file formats like VCD (Value Change Dump)



#### **GCOV**

- Code coverage analysis and statement-by-statement profiling tool
- Comes as a standard utility with the GNU Compiler Collection (GCC) suite
- Produces a test coverage analysis of a specially instrumented program
- Takes source files as command-line arguments and produces an annotated source listing
- Each line of source code is prefixed with the number of times it has been executed; lines that have not been executed are prefixed with "#####"

#### **LCOV**

- Graphical front-end for gcov
- Collects gcov data for multiple source files and creates HTML pages containing the source code annotated with coverage information
- Reads all the .gcno files and creates the .info file for generating HTML report

#### Usage:

lcov -c --no-external -d . --output-file coverage.info

Create the coverage.info it contains all the files coverage information.

lcov -r coverage.info --rc lcov\_branch\_coverage=1 /tools/crave-bundle/\\*
/usr/\\* tvm/\\* --output-file abc.info

Remove unwanted coverage information of files such as library files and creates the abc.info file



#### **LCOV**

## Sample LCOV report



Generated by: <u>LCOV version 1.10</u>

# asureSign



#### Simulator independent

- Can independently work with your test environment with no dependency on any EDA tool chain
- Combine data from multiple tools and disciplines

# asureSign

- TVM\_FUNCTIONAL\_COVERAGE library dumps the functional coverage data into an XML file
- Using asuresign we can read these xml files and verify the functional coverage



#### Conclusion

- TVS has developed an advanced verification flow for SystemC models
  - It is license free
  - Provides all of the features expected in advanced test benches
  - It fits well with the TVS Verification Strategy
- It is being used on first client project